

# JETSON AGX XAVIER SERIES FUSE SPECIFICATION

DA-09342-001\_v1.1 | June 2021



## **DOCUMENT CHANGE HISTORY**

#### DA-09342-001\_v1.1

| Version | Date              | Description of Change                                                                 |
|---------|-------------------|---------------------------------------------------------------------------------------|
| 1.0     | February 19, 2019 | Initial Release                                                                       |
| 1.1     | June 22, 2021     | Added note to "Introduction" regarding references to Jetson AGX Xavier series modules |

## **TABLE OF CONTENTS**

| Introduction                      |    |
|-----------------------------------|----|
| ECC                               | 2  |
| System Requirements               | 3  |
| Fuse Variables                    |    |
| Manufacturing Programmable Fuses  | 5  |
| ODM Production Fuse               |    |
| Debug Disable                     | 8  |
| ARM_JTAG_DISABLE                  | 9  |
| CCPLEX_DFD_ACCESS_DISABLE         | 9  |
| ARM Debug Authentication Signals  | 9  |
| Secure Boot Key                   |    |
| Public Key Hash                   |    |
| Skip Boot Device Selection Straps |    |
| Boot Device Selection             |    |
| Boot Device Information           |    |
| ODM Field Programmable Fuses      | 12 |

## **LIST OF TABLES**

| Table 1. | Fuse Names and Descriptions                                      | 5    |
|----------|------------------------------------------------------------------|------|
| Table 2. | ARM Debug Authentication Signals                                 | 9    |
| Table 3. | Boot Selection (FUSE_RESERVED_SW [2:0])                          | . 11 |
| Table 4. | Boot Device Configuration (FUSE_BOOT_DEVICE_INFO[7:0] eMMC Only) | . 11 |
| Table 5. | Field Programmable Fuses                                         | . 12 |

## INTRODUCTION

This application note provides a technical overview of the issues and considerations related to the NVIDIA® Jetson™ AGX Xavier™ Series Fuse Specification.



Note: References to Jetson AGX Xavier applies to any of the Jetson AGX Xavier series of modules. This includes Jetson AGX Xavier Industrial (JAXi).

Jetson AGX Xavier module includes customer/Original Device Manufacturer (ODM)programmable fuses which are used to store security keys and ODM system design configuration options. Fuses are divided into 2 distinct areas:

- ► Manufacturing Fuses (for example, security keys, boot options, etc.)
- ▶ ODM Field Fuses (for example, defined by ODM software for rollback protection, IDs, etc.)

All fuses default values are Logic 0 when not burned. After they are burned, they represent Logic 1.

#### **ECC**

Individual fuses can fail with very low probability and the fuse logic corrects these failures by using redundancy techniques:

- ▶ An OR-ECC, where two fuses are ORed together to get the corrected value. This code is unidirectional and protects against a 1b becoming a 0b.
- ▶ A block code ECC, based on a CRC, applied to a set of fuses. The ECC is able to correct one error in the set of protected fuses combined with very good error detection when more than one errors are present. This ECC has much less overhead than the OR-ECC but requires groups of bits to be burned together.

Both ECC methods are transparent to software when using fuse option registers to get access to fuse information but requires some care when burning fuses.

# SYSTEM REQUIREMENTS

Jetson AGX Xavier contains all the power and logic to program the onboard fuses. The system designer does not have to make any provision on their own system design.



**Note:** The voltage supplied to the module should not be removed during burning.

# **FUSE VARIABLES**

Jetson AGX Xavier contains 2 types of fuses for ODM use. Those that configure the device and should be burned during the manufacturing process before the product is released to the end user, and those that may be burned during the lifetime of the product by the ODM for software to use.

An example of each of these is:

- ▶ ODM manufacturing fuses
  - Boot keys
  - Boot device
  - Product serial number
- ▶ ODM field programmable fuses
  - Date of first use
  - OTA information

#### MANUFACTURING PROGRAMMABLE FUSES

Jetson AGX Xavier contains multiple manufacturing fuses that control different items for security and boot. These fuses should be burned during the manufacturing process. The ODM Production Mode fuse (also known as "Security Mode") should always be burned by the ODM on the manufacturing line before the product is shipped to the end user. This fuse acts as a master lock for all the manufacturing fuses. Once burned it locks the values of the other manufacturing fuses. They cannot be burned once the ODM Production Mode fuse has been burned.

Table 1 summarizes available fuse settings and values for each.



Note: All ODM fuses have the value of ZEROs when shipped to an ODM.

**CAUTION:** Burning a fuse (changing the value of a fuse from 0 to 1) is non-reversible. Once a fuse bit is burned (set to 1), you cannot change the fuse value from 1 to 0. For example: A value of 1 (0x0001) can be changed to 3 (0x0011) or 7 (0x0111). It cannot, however, be changed to a value of 4 (0x0100) since bit zero is already burned to 1.

The burning of fuses should be done without a system reset between different phases.

The eMMC/UFS must be powered and pins associated with eMMC/UFS should not be driven externally during the fuse burning process if either of the following condition holds true:

- 1. It is a boot device.
- 2. RPMB provisioning is being done on this device along with fuse burning.

Table 1. **Fuse Names and Descriptions** 

| Fuse Name              | Fuse Description                                                                                                                                                                                         | Bit<br>Length | Notes  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| FUSE_SECURITY_MODE [0] | ODM Production Mode Also known as Security Mode. This fuse write- protects all manufacturing device fuses against any further fuse burning and also hides the SBK values. This fuse must be burned last. | 1             |        |
| FUSE_ARM_JTAG_DIS [0]  | ARM JTAG Disable Completely disables the external debug paths, including ARM JTAG path and USB SWD path. This field complements the ARM debug authentication field.                                      | 1             | Note 3 |

| Fuse Name                       | Fuse Description                                                                                                                                                                                                                      | Bit<br>Length | Notes      |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|
| FUSE_DEBUG_AUTHENTICATION [4:0] | ARM Debug Authentication                                                                                                                                                                                                              | 5             | Note 3     |
|                                 | Provides fine control of ARM debug capabilities                                                                                                                                                                                       |               |            |
|                                 | Burning one of these fuses permanently disables the equivalent debug capability:                                                                                                                                                      |               |            |
|                                 | <ul><li>Bit 0 forces dbgen to 0</li></ul>                                                                                                                                                                                             |               |            |
|                                 | •Bit 1 forces niden to 0                                                                                                                                                                                                              |               |            |
|                                 | •Bit 2 forces spiden to 0                                                                                                                                                                                                             |               |            |
|                                 | •Bit 3 forces spniden to 0                                                                                                                                                                                                            |               |            |
|                                 | <ul> <li>Bit 4 forces deviceen to 0</li> </ul>                                                                                                                                                                                        |               |            |
| FUSE_PRIVATE_KEY0 [31:0]        | Secure Boot Key (SBK)                                                                                                                                                                                                                 | 128           | Note 1, 3, |
| // FUSE_PRIVATE_KEY3 [31:0]     | Stores an ODM-supplied secure boot key for each chip. Use of SBK and the authentication scheme are selected via fuse_boot_security_info. Example: "0xABCDEF" input value will be represented as "0x000000000000000000000000000ABCDEF" |               | 4          |
| FUSE_PUBLIC_KEY0 [31:0]         | Public Key Hash (PKC)                                                                                                                                                                                                                 | 256           | Note 3     |
| //<br>FUSE_PUBLIC_KEY7 [31:0]   | These eight consecutive registers encode a 256-bit hash of the ODM public key.                                                                                                                                                        |               |            |
| FUSE_EK0 [31:0]                 | Endorsement Key                                                                                                                                                                                                                       | 256           | Note 3     |
| //<br>FUSE_EK7 [31:0]           | This key might be burning in encrypted form, with decryption performed by boot ROM.                                                                                                                                                   |               |            |
| FUSE_RESERVED_SW [23:0]         | Reserved Bits for Software (read by Boot ROM)                                                                                                                                                                                         | 24            | Note 3     |
|                                 | Bit [2:0] Boot Device Select - Identifies the OS image boot device                                                                                                                                                                    |               |            |
|                                 | Bit [3] If set, will boot using the device selected in Bits 2:0                                                                                                                                                                       |               |            |
|                                 | Bit [4] Reserved                                                                                                                                                                                                                      |               |            |
|                                 | Bit [5] Enable Watchdog                                                                                                                                                                                                               |               |            |
|                                 | Bit [6] Reserved                                                                                                                                                                                                                      |               |            |
|                                 | Bit [7] RCM SS Mode Enable - option to enable USB RCM to use SS transfer mode                                                                                                                                                         |               |            |
|                                 | Bit [8] Reserved                                                                                                                                                                                                                      |               |            |
|                                 | Bit [9] Reserved                                                                                                                                                                                                                      |               |            |
|                                 | Bit [10] Enable Low Batt check and stall boot if SOC_GPIO02 is pulled low                                                                                                                                                             |               |            |
|                                 | Bit [23] Disable entry into RCM mode                                                                                                                                                                                                  |               |            |
| FUSE_BOOT_DEVICE_INFO [23:0]    | Boot Device Configuration                                                                                                                                                                                                             | 24            | Note 2,3   |
|                                 | Identifies the OS image boot device configuration. Used in conjunction with the Boot Device Selection to provide its configuration.                                                                                                   |               |            |

| Fuse Name                                                                                                                                                                                                                                 | Fuse Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Bit<br>Length | Notes  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| FUSE_BOOT_SECURITY_INFO [15:0]                                                                                                                                                                                                            | Boot Security Info Bits interpreted by boot software with following mapping: Bits [1:0] mapped to Secure Boot Authentication Scheme, where  00b: SHA2 Hash 01b: 2048 bit RSA 10b: 3072 bit RSA 11b: ECC (Elliptic Curve, see also bit 7) Bit [2] secure boot encryption scheme, enables encryption using SBK when set to 1 Bit [3] ODM FEK usage enable Bits [6:4] ODM Fuse Encryption Key Select Bit [7] only used if bit 1:0 is set to 11b (elliptic)  0b = ECDSA with NIST P256 curve 1b = EdDSA (Ed25519) Bits not listed are reserved | 16            | Note 3 |
| FUSE_SECURE_PROVISION_INFO [1:0]                                                                                                                                                                                                          | Factory Secure Provisioning Allows the ODM to control secure provisioning features: [0] is hide bit; [1] is test_part bit. The hide bit ([0]) should be burned *before* burning SBK fuses if the Factory Secure Provisioning feature is being used.                                                                                                                                                                                                                                                                                        | 2             | Note 3 |
| FUSE_CCPLEX_DFD_ACCESS_DISABLE[0]                                                                                                                                                                                                         | CCPLEX Low-Level DFD Access Disable<br>CCPLEX power management DFD Disable<br>access (when fuse is burned, DFD access is<br>disabled).                                                                                                                                                                                                                                                                                                                                                                                                     | 1             | Note 3 |
| FUSE_KEK00 [31:0] FUSE_KEK01 [31:0] FUSE_KEK02 [31:0] FUSE_KEK03 [31:0] FUSE_KEK10 [31:0] FUSE_KEK11 [31:0] FUSE_KEK12 [31:0] FUSE_KEK13 [31:0] FUSE_KEK20 [31:0] FUSE_KEK21 [31:0] FUSE_KEK21 [31:0] FUSE_KEK22 [31:0] FUSE_KEK23 [31:0] | Key Encryption Key or Key Seed These 12 consecutive registers can be used to encode some Key Encryption Key and/or some Key Seed, with different combinations of width.                                                                                                                                                                                                                                                                                                                                                                    | 384           | Note 3 |
| FUSE_ODM_INFO [15:0]                                                                                                                                                                                                                      | ODM Info No predefined use, free to use by ODM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16            | Note 3 |
| FUSE_ODMID0 [31:0]<br>FUSE_ODMID1 [31:0]                                                                                                                                                                                                  | ODM ID  These 2 consecutive registers encode a 64-bit ODM ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 64            | Note 3 |

| Fuse Name                           | Fuse Description                                                                                                                  | Bit<br>Length | Notes          |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|
| FUSE_H2 [31:0]                      | Hamming Code Implement the ECC for the ODM manufacturing fuses. This fuse must be burned just before burning ODM Production Mode. | 32            | Notes 3, and 5 |
| FUSE_FORCE_DEBUG_WITH_TEST_KEYS [0] | Debug with Test Keys Enable Enable the use of test keys when debug is allowed (to protect production key)                         | 1             | Note 3         |
| FUSE_FLW2 [0]                       | Force Large Weight This bit is used as part of the ECC scheme, burning to 1 to insure field H2 has large enough weight.           | 1             | Note 3         |
| FUSE_OPT_USB2NVJTAG_DISABLE [0]     | Disable the USB debug path, note that this is independent of FUSE_ARM_JTAG_DIS                                                    | 1             | Note 3         |

#### Notes:

- 1. SBK will be used to decrypt the bootloader and Boot Config Table if encryption is enabled through boot\_security\_info fuse.
- 2. See the boot options fuse configuration table (Table 4) for the correct Boot settings for your platform.
- Fuse burning of ODM manufacturing programmable fuses is disabled when ODM Production Mode fuse = 1.
- 4. After burning the value and rebooting the chip, the value is an input to the SSK calculation regardless of whether the ODM Production Mode fuse has been set.
- 5. Burning of these fuses will be done by NVIDIA software.

#### **ODM Production Fuse**

The ODM production fuse is a global lock of all the manufacturing fuses. During the manufacturing process, software should program all other manufacturing fuses, then update the CRC ECC field (FUSE\_H2, this may require to also update the FUSE\_FLW2 field), then program the ODM production fuse last. A reset is required for the lock to take into effect.

### Debug Disable

There are three fuses which impact the ability to debug Jetson AGX Xavier ARM processors.

#### ARM JTAG DISABLE

When burned, this fuse permanently prevents any JTAG access to the debug access port that occurs through the JTAG pins on the module. This prevents any JTAG access by external ARM debuggers during normal product lifetime. This also disables the USB SWD debug path.



Note: Boundary Scan is still possible through the JTAG pins irrespective of this fuse

#### CCPLEX\_DFD\_ACCESS\_DISABLE

When this fused is burned, NVIDIA internal CCPLEX debug access is disabled on the chip. Burning this fuse will prevent NVIDIA from performing any hardware level debug on the CCPLEX, should it be required.

#### ARM Debug Authentication Signals

These fuses control the standard ARM debug authentication signals. Each fuse forces the corresponding signal to 0 (disabled). Table 2 describes the ARM debug authentication signals.

Table 2. **ARM Debug Authentication Signals** 

| Signal Name | Description                                                                                                                                                                                                               | Definition                                | Common Use Case                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------|
| DBGEN       | Debug Enable When asserted, enables invasive and non-invasive debug of non-secure state. Note that when DBGEN is not asserted access to debug components is generally still permitted, but those components are disabled. | NonSecure<br>Invasive<br>Debug Enable     | CPUs to halt AXIAP to make system accesses ETR to stream trace to DRAM              |
| NIDEN       | Non-Invasive Debug Enable When asserted, enables non- invasive debug operations, such as trace, of non-secure state. NIDEN can be asserted independently of DBGEN.                                                        | NonSecure<br>Non Invasive<br>Debug Enable | PTM trace from CPUs                                                                 |
| SPIDEN      | Secure Privileged Invasive Debug<br>Enable<br>When asserted along with DBGEN,<br>enables invasive and non-invasive<br>debug of Secure state.                                                                              | Secure<br>Invasive<br>Debug Enable        | AXI_AP to make secure<br>accesses into the system<br>ETR to write to Secure<br>DRAM |

| Signal Name | Description                                                                                                                                                                                                        | Definition                             | Common Use Case                                                     |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------|
| SPNIDEN     | Secure Privileged Non-Invasive Debug Enable When asserted along with NIDEN, enables non-invasive debug of Secure state.                                                                                            | Secure<br>Non Invasive<br>Debug Enable | Accessing Secure registers<br>in PMU and CPUs over the<br>Debug APB |
| DEVICEEN    | Device Debug Enabled Enables the external debug tools connection to the device. This signal also drives the DBGSWENABLE which is an enable input signal of the CoreSight Components and Cortex-A Series processor. | Device Enable                          | Accessing any registers mapped over the Debug APB                   |

## Secure Boot Key

These fuses should be burned with the Secure Boot Key if SBK is being used. The SBK values are hidden once the ODM production mode fuse has been burned.

## Public Key Hash

These fuses should be burned with the hash of the ODM public key.

## Skip Boot Device Selection Straps

This fuse determines if the boot device selection is determined by the straps or by the fuse settings.

Jetson AGX Xavier is supplied as configured to boot from straps. For production devices it is recommended that the fuses are used to select the boot device and this fuse should be burned. When this fuse is burned then the boot device is determined by the settings of the "Boot Device Selection" fuses.

#### **Boot Device Selection**

Jetson AGX Xavier uses eMMC for boot. These fuses should remain at their default (0x0 = eMMC).

Boot Selection (FUSE\_RESERVED\_SW [2:0]) Table 3.

| Register               | Description        | Values     |
|------------------------|--------------------|------------|
| FUSE_RESERVED_SW [2:0] | Boot Device Select | 0x0 = eMMC |

#### **Boot Device Information**

These fuses determine parameters for the boot device. Jetson AGX Xavier uses eMMC for boot. These fuses should be burned to 0x3 if boot fuses are to be burned.

Table 4. Boot Device Configuration (FUSE\_BOOT\_DEVICE\_INFO[7:0] eMMC Only)

| eMMC | Data Rate: SDR                                                         |                                                                                                            |
|------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
|      | Clk: 51 MHz                                                            | 0x00                                                                                                       |
|      | MultiPage Support:<br>READ_MULTIPLE                                    |                                                                                                            |
|      | Data Rate: SDR<br>Clk: 25.5 MHz<br>MultiPage Support:<br>READ_MULTIPLE | 0x01                                                                                                       |
|      | Data Rate: SDR Clk: 25.5 MHz MultiPage Support: READ_SINGLE            | 0x02                                                                                                       |
|      | Data Rate: DDR Clk: 51 MHz MultiPage Support: READ_MULTIPLE            | 0x03                                                                                                       |
|      | Data Rate: DDR<br>Clk: 25.5 MHz<br>MultiPage Support:                  | 0x04                                                                                                       |
|      |                                                                        | READ_SINGLE  Data Rate: DDR  Clk: 51 MHz  MultiPage Support:  READ_MULTIPLE  Data Rate: DDR  Clk: 25.5 MHz |

#### ODM FIELD PROGRAMMABLE FUSES

The following fuses are available for the system designer to use for burning during the product lifetime. If these fuses are to be altered, the module power supplies must be present throughout the fuse burning.

The RESERVED\_ODM fuses are split into 12 banks of 32 bits. The first of these 4 banks (0-3) can be locked out by setting the corresponding bit in the ODM Lock fuse (for example, to lock **RESERVED\_ODM** Bank 1, then ODM LOCK Bit [1] should be set.). This will prevent any unintentional burning of other bits in this bank.

**RESERVED\_ODM** Banks 4-11 do not have this lock feature.

Table 5. Field Programmable Fuses

| Fuse Name                                                                   | Fuse Description                                                                                                                                                                                                                                                                                         | Bit Length |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Reserved_ODM  (FUSE_RESERVED_ODM0 [31:0])  //  (FUSE_RESERVED_ODM11 [31:0]) | The consecutive registers are reserved for the customer use, including ODM/software versioning. These fuses are field programmable, Reserved_ODM{0:3} can be individually locked against further burning using corresponding bits in ODM_Lock, bit [b] locks Reserved_ODM{b}.                            | 384        |
| ODM_lock<br>(FUSE_ODM_LOCK [3:0])                                           | ODM_lock[i] disables further changes to the i-<br>th 32 bits subset of the reserved ODM field.<br>Applicable to the first four subsets only.<br>FUSE_ODM_LOCK [0] = Reserved_ODM[0]<br>FUSE_ODM_LOCK [1] = Reserved_ODM[1]<br>FUSE_ODM_LOCK [2] = Reserved_ODM[2]<br>FUSE_ODM_LOCK [3] = Reserved_ODM[3] | 4          |



**Note:** Refer to the Jetson Platform Fuse Burning and Secure Boot Documentation and Tools for information on how to program the fuses.

#### Notice

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regard to the purchase of the NVIDIA product referenced in this specification.

Unless specifically agreed in writing by NVIDIA, NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### ARM

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB.

#### **Trademarks**

NVIDIA, the NVIDIA logo, Jetson, and Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2019, 2021 NVIDIA Corporation. All rights reserved.

